











Instruments

SCLS393Q -APRIL 1998-REVISED AUGUST 2015

SN54LV123A SN74LV123A

# SNx4LV123A Dual Retriggerable Monostable Multivibrators With Schmitt-Trigger Inputs

#### 1 Features

- 2-V to 5.5-V V<sub>CC</sub> Operation
- Maximum t<sub>pd</sub> of 11 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   > 2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Support Mixed-Mode Voltage Operation on All Ports
- Schmitt-Trigger Circuitry on A, B, and CLR Inputs for Slow Input Transition Rates
- Edge Triggered From Active-High or Active-Low Gated Logic Inputs
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Retriggerable for Very Long Output Pulses, up to 100% Duty Cycle
- Overriding Clear Terminates Output Pulse
- · Glitch-Free Power-Up Reset on Outputs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class 11
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

# 2 Applications

- AV Receivers
- · Blu-ray Players and Home Theaters
- DVD Recorders and Players
- Desktop PCs or Notebook PCs
- · Digital Radio and Internet Radio Players
- Digital Video Cameras (DVC)
- Embedded PCs
- GPS: Personal Navigation Devices
- Mobile Internet Devices
- Network Attached Storage (NAS)
- Personal Digital Assistant (PDA)
- Server PSU
- Solid-State Drive (SSD): Client and Enterprise
- · Video Analytics Servers
- · Wireless Headsets, Keyboard, and Mice

# 3 Description

The 'LV123A devices are dual retriggerable monostable multivibrators designed for 2-V to 5.5-V  $V_{\rm CC}$  operation.

# Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE    | BODY SIZE (NOM)    |
|---------------|------------|--------------------|
| SN74LV123AD   | SOIC (16)  | 6.00 mm x 9.90 mm  |
| SN74LV123ADB  | SSOP (16)  | 7.80 mm x 6.20 mm  |
| SN74LV123ANS  | SO (16)    | 7.80 mm x 10.20 mm |
| SN74LV123APW  | TSSOP (16) | 6.40 mm x 5.00 mm  |
| SN74LV123ARGY | VQFN (16)  | 3.50 mm x 4.00 mm  |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram, Each Multivibrator (Positive Logic)





#### **Table of Contents**

| 1 | Features 1                                                                         | 9  | Detailed Description                 | 11 |
|---|------------------------------------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                                                     |    | 9.1 Overview                         | 11 |
| 3 | Description 1                                                                      |    | 9.2 Functional Block Diagrams        | 12 |
| 4 | Revision History2                                                                  |    | 9.3 Feature Description              | 12 |
| 5 | Description (continued)3                                                           |    | 9.4 Device Functional Modes          | 13 |
| 6 | Pin Configuration and Functions                                                    | 10 | Application and Implementation       | 14 |
| 7 | Specifications4                                                                    |    | 10.1 Application Information         | 14 |
| • | 7.1 Absolute Maximum Ratings                                                       |    | 10.2 Typical Application             | 14 |
|   | 7.2 ESD Ratings                                                                    | 11 | Power Supply Recommendations         | 18 |
|   | 7.3 Recommended Operating Conditions                                               | 12 | Layout                               | 18 |
|   | 7.4 Thermal Information                                                            |    | 12.1 Layout Guidelines               | 18 |
|   | 7.5 Electrical Characteristics                                                     |    | 12.2 Layout Example                  | 18 |
|   | 7.6 Timing Requirements, V <sub>CC</sub> = 2.5 V ± 0.2 V 6                         | 13 | Device and Documentation Support     | 19 |
|   | 7.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                |    | 13.1 Documentation Support           | 19 |
|   | 7.8 Timing Requirements, V <sub>CC</sub> = 5 V ± 0.5 V                             |    | 13.2 Related Links                   | 19 |
|   | 7.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V} \dots 7$  |    | 13.3 Community Resources             | 19 |
|   | 7.10 Switching Characteristics, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} \dots 8$ |    | 13.4 Trademarks                      | 19 |
|   | 7.11 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V 8                    |    | 13.5 Electrostatic Discharge Caution | 19 |
|   | 7.12 Operating Characteristics9                                                    |    | 13.6 Glossary                        | 19 |
|   | 7.13 Typical Characteristics 9                                                     | 14 | Mechanical, Packaging, and Orderable |    |
| 8 | Parameter Measurement Information 10                                               |    | Information                          | 19 |
|   |                                                                                    |    |                                      |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision P (November 2013) to Revision Q

Page

## Changes from Revision O (April 1998) to Revision P

Page

Updated operating temperature range. ...... 5



# 5 Description (continued)

These edge-triggered multivibrators feature output pulse-duration control by three methods. In the <u>first</u> method, the  $\overline{A}$  input is low, and the  $\overline{B}$  input goes high. In the second method, the  $\overline{B}$  input is high, and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the  $\overline{B}$  input is high, and the clear (CLR) input goes high.

The output pulse duration is programmable by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{\text{ext}}$  and  $R_{\text{ext}}/C_{\text{ext}}$  (positive) and an external resistor connected between  $R_{\text{ext}}/C_{\text{ext}}$  and  $V_{\text{CC}}$ . To obtain variable pulse durations, connect an external variable resistance between  $R_{\text{ext}}/C_{\text{ext}}$  and  $V_{\text{CC}}$ . The output pulse duration also can be reduced by taking  $\overline{\text{CLR}}$  low.

# 6 Pin Configuration and Functions

D, DB, DGV, NS, or PW Package 16-Pin SOIC, SSOP, SO, TSSOP Top View





#### **Pin Functions**

| Р                                   | IN  | 1/0 | DECODIDATION                                                                                                                                                     |
|-------------------------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                | NO. | I/O | DESCRIPTION                                                                                                                                                      |
| 1 <del>A</del>                      | 1   | I   | Channel 1 falling edge trigger input when 1B = L; Hold low for other input methods                                                                               |
| 1B                                  | 2   | I   | Channel 1 rising edge trigger input when $1\overline{A} = H$ ; Hold high for other input methods                                                                 |
| 1CLR                                | 3   | ı   | Channel 1 rising edge trigger when $1\overline{A} = H$ and $1B = L$ ; Hold high for other input methods; Can cut pulse length short by driving low during output |
| 1Q                                  | 4   | 0   | Channel 1 inverted output                                                                                                                                        |
| 2Q                                  | 5   | 0   | Channel 2 output                                                                                                                                                 |
| 2C <sub>ext</sub>                   | 6   | _   | Channel 2 external capacitor negative connection                                                                                                                 |
| 2R <sub>ext</sub> /C <sub>ext</sub> | 7   | _   | Channel 2 external capacitor and resistor junction connection                                                                                                    |
| GND                                 | 8   | _   | Ground                                                                                                                                                           |
| 2 <del>A</del>                      | 9   | 1   | Channel 2 falling edge trigger input when 2B = L; Hold low for other input methods                                                                               |
| 2B                                  | 10  | 1   | Channel 2 rising edge trigger input when $2\overline{A} = H$ ; Hold high for other input methods                                                                 |
| 2CLR                                | 11  | ı   | Channel 2 rising edge trigger when $2\overline{A} = H$ and $2B = L$ ; Hold high for other input methods; Can cut pulse length short by driving low during output |
| 2Q                                  | 12  | 0   | Channel 2 inverted output                                                                                                                                        |
| 1Q                                  | 13  | 0   | Channel 1 output                                                                                                                                                 |
| 1C <sub>ext</sub>                   | 14  | _   | Channel 1 external capacitor negative connection                                                                                                                 |
| 1R <sub>ext</sub> /C <sub>ext</sub> | 15  | _   | Channel 1 external capacitor and resistor junction connection                                                                                                    |
| V <sub>CC</sub>                     | 16  | _   | Power supply                                                                                                                                                     |

Product Folder Links: SN54LV123A SN74LV123A



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                  |                                                  |                                                | MIN  | MAX | UNIT |  |  |  |
|------------------|--------------------------------------------------|------------------------------------------------|------|-----|------|--|--|--|
| $V_{CC}$         | Supply voltage                                   |                                                | -0.5 | 7   | V    |  |  |  |
| VI               | Input voltage <sup>(2)</sup>                     |                                                | -0.5 | 7   | V    |  |  |  |
| Vo               | Voltage applied to any output in the hi          | gh-impedance or power-off state <sup>(2)</sup> | -0.5 | 7   | V    |  |  |  |
| Vo               | Output voltage in the high or low state          | out voltage in the high or low state (2)(3)    |      |     |      |  |  |  |
| Vo               | Output voltage in power-off state <sup>(2)</sup> |                                                |      |     |      |  |  |  |
| I <sub>IK</sub>  | Input clamp current                              | V <sub>1</sub> < 0                             |      | -20 | mA   |  |  |  |
| I <sub>OK</sub>  | Output clamp current                             | V <sub>O</sub> < 0                             |      | -50 | mA   |  |  |  |
| Io               | Continuous output current                        | $V_O = 0$ to $V_{CC}$                          |      | ±25 | mA   |  |  |  |
|                  | Continuous current through V <sub>CC</sub> or GN | ID                                             |      | ±50 | mA   |  |  |  |
| Tj               | Junction temperature                             |                                                | 150  | °C  |      |  |  |  |
| T <sub>stg</sub> | Storage temperature                              | rage temperature                               |      |     |      |  |  |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

The value is limited to 5.5 V maximum.



# 7.3 Recommended Operating Conditions

See (1)

|                          |                             |                                            | SN                    | 54LV123A <sup>(2)</sup> | SN7                   | 4LV123A     |                       |      |
|--------------------------|-----------------------------|--------------------------------------------|-----------------------|-------------------------|-----------------------|-------------|-----------------------|------|
|                          |                             |                                            | MIN                   | NOM MAX                 | MIN                   | NOM         | MAX                   | UNIT |
| V <sub>CC</sub>          | Supply voltage              |                                            | 2                     | 5.5                     | 2                     |             | 5.5                   | V    |
|                          |                             | V <sub>CC</sub> = 2 V                      | 1.5                   |                         | 1.5                   |             |                       |      |
|                          |                             | V <sub>CC</sub> = 2.3 V to 2.7 V           | V <sub>CC</sub> × 0.7 |                         | V <sub>CC</sub> × 0.7 |             |                       |      |
| V <sub>IH</sub>          | High-level input voltage    | V <sub>CC</sub> = 3 V to 3.6 V             | V <sub>CC</sub> × 0.7 |                         | V <sub>CC</sub> × 0.7 |             |                       | V    |
|                          |                             | V <sub>CC</sub> = 4.5 V to 5.5 V           | V <sub>CC</sub> × 0.7 |                         | V <sub>CC</sub> × 0.7 |             |                       |      |
|                          |                             | V <sub>CC</sub> = 2 V                      |                       | 0.5                     |                       |             | 0.5                   |      |
|                          |                             | V <sub>CC</sub> = 2.3 V to 2.7 V           |                       | V <sub>CC</sub> × 0.3   |                       |             | V <sub>CC</sub> × 0.3 |      |
| $V_{IL}$                 | Low-level input voltage     | V <sub>CC</sub> = 3 V to 3.6 V             |                       | V <sub>CC</sub> × 0.3   |                       |             | V <sub>CC</sub> × 0.3 | V    |
|                          |                             | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | V <sub>CC</sub> × 0.3   |                       |             | V <sub>CC</sub> × 0.3 |      |
| VI                       | Input voltage               |                                            | 0                     | 5.5                     | 0                     |             | 5.5                   | V    |
| Vo                       | Output voltage              |                                            | 0                     | $V_{CC}$                | 0                     |             | $V_{CC}$              | V    |
|                          |                             | V <sub>CC</sub> = 2 V                      |                       | -50                     |                       |             | -50                   | μΑ   |
| Іон                      | High-level output current   | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | -2                      |                       |             | -2                    |      |
| ЮН                       | riigii-ievei output current | $V_{CC}$ = 3 V to 3.6 V                    |                       | -6                      |                       |             | -6                    | mA   |
|                          |                             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | -12                     |                       |             | -12                   |      |
|                          |                             | V <sub>CC</sub> = 2 V                      |                       | 50                      |                       |             | 50                    | μΑ   |
| l                        | Low-level output current    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                       |                       |             | 2                     |      |
| l <sub>OL</sub>          | Low-level output current    | V <sub>CC</sub> = 3 V to 3.6 V             |                       | 6                       |                       |             | 6                     | mA   |
|                          |                             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | 12                      |                       |             | 12                    |      |
| R <sub>ext</sub>         | External timing resistance  | V <sub>CC</sub> = 2 V                      | 5                     |                         | 5                     |             |                       | kΩ   |
| <b>`</b> ext             | External tilling resistance | V <sub>CC</sub> ≥ 3 V                      | 1                     |                         | 1                     |             |                       | N22  |
| Cext                     | External timing capacitance | <b>)</b>                                   | No                    | restriction             | No                    | restriction |                       | pF   |
| $\Delta t/\Delta V_{CC}$ | Power-up ramp rate          |                                            | 1                     |                         | 1                     |             |                       | ms/V |
| T <sub>A</sub>           | Operating free-air temperat | ure                                        | -55                   | 125                     | -40                   |             | 125                   | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.

#### 7.4 Thermal Information

|                 |                                        |          | SNx4LV123A   |                |         |               |               |      |  |  |
|-----------------|----------------------------------------|----------|--------------|----------------|---------|---------------|---------------|------|--|--|
|                 | THERMAL METRIC(1)                      | D (SOIC) | DB<br>(SSOP) | DGV<br>(TVSOP) | NS (SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | UNIT |  |  |
|                 |                                        | 16 PINS  | 16 PINS      | 16 PINS        | 16 PINS | 16 PINS       | 16 PINS       |      |  |  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73       | 82           | 120            | 64      | 108           | 39            | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> Product Preview



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| P                | PARAMETER                                         | TEST CONDITIONS                                          | V <sub>cc</sub> | –55°C to<br>SN54LV    |     |      |                       | to 85°C<br>LV123A | :    | -40°C                 | mended<br>to 125°C<br>LV123A |      | UNIT |
|------------------|---------------------------------------------------|----------------------------------------------------------|-----------------|-----------------------|-----|------|-----------------------|-------------------|------|-----------------------|------------------------------|------|------|
|                  |                                                   |                                                          |                 | MIN                   | TYP | MAX  | MIN                   | TYP               | MAX  | MIN                   | TYP                          | MAX  |      |
|                  |                                                   | I <sub>OH</sub> = -50 μA                                 | 2 V to<br>5.5 V | V <sub>CC</sub> - 0.1 |     |      | V <sub>CC</sub> - 0.1 |                   |      | V <sub>CC</sub> - 0.1 |                              |      |      |
| V <sub>OH</sub>  |                                                   | I <sub>OH</sub> = -2 mA                                  | 2.3 V           | 2                     |     |      | 2                     |                   |      | 2                     |                              |      | V    |
|                  |                                                   | $I_{OH} = -6 \text{ mA}$                                 | 3 V             | 2.48                  |     |      | 2.48                  |                   |      | 2.48                  |                              |      |      |
|                  |                                                   | I <sub>OH</sub> = -12 mA                                 | 4.5 V           | 3.8                   |     |      | 3.8                   |                   |      | 3.8                   |                              |      |      |
|                  |                                                   | I <sub>OL</sub> = 50 μA                                  | 2 V to<br>5.5 V |                       |     | 0.1  |                       |                   | 0.1  |                       |                              | 0.1  |      |
| V <sub>OL</sub>  |                                                   | I <sub>OL</sub> = 2 mA                                   | 2.3 V           |                       |     | 0.4  |                       |                   | 0.4  |                       |                              | 0.4  | V    |
|                  |                                                   | I <sub>OL</sub> = 6 mA                                   | 3 V             |                       |     | 0.44 |                       |                   | 0.44 |                       |                              | 0.44 |      |
|                  |                                                   | I <sub>OL</sub> = 12 mA                                  | 4.5 V           |                       |     | 0.55 |                       |                   | 0.55 |                       |                              | 0.55 |      |
|                  | R <sub>ext</sub> /C <sub>ext</sub> <sup>(2)</sup> | V <sub>I</sub> = 5.5 V or GND                            | 5.5 V           |                       |     | ±2.5 |                       |                   | ±2.5 |                       |                              | ±25  |      |
| I                | ⊼ B and                                           |                                                          | 0 V             |                       |     | ±1   |                       |                   | ±1   |                       |                              | ±1   | μΑ   |
|                  | A, B, and CLR                                     | $V_I = 5.5 \text{ V or GND}$                             | 0 to<br>5.5 V   |                       |     | ±1   |                       |                   | ±1   |                       |                              | ±1   | F    |
| $I_{CC}$         | Quiescent                                         | $V_I = V_{CC}$ or GND, $I_O = 0$                         | 5.5 V           |                       |     | 20   |                       |                   | 20   |                       |                              | 20   | μA   |
|                  |                                                   |                                                          | 3 V             |                       |     | 280  |                       |                   | 280  |                       |                              | 280  |      |
| $I_{CC}$         | Active state (per circuit)                        | $V_I = V_{CC}$ or GND,<br>$R_{ext}/C_{ext} = 0.5 V_{CC}$ | 4.5 V           |                       |     | 650  |                       |                   | 650  |                       |                              | 650  | μΑ   |
|                  | (F 2: 2::Odily                                    | - ext -ext                                               | 5.5 V           |                       |     | 975  |                       |                   | 975  |                       |                              | 975  |      |
| I <sub>off</sub> |                                                   | $V_I$ or $V_O = 0$ to 5.5 V                              | 0 V             |                       |     |      |                       |                   | 5    |                       |                              | 5    | μA   |
| C                | ·                                                 | $V_I = V_{CC}$ or GND                                    | 3.3 V           |                       | 1.9 |      |                       | 1.9               |      |                       | 1.9                          |      | pF   |
| C <sub>i</sub>   |                                                   | vI = vCC or GIAD                                         | 5 V             |                       | 1.9 |      |                       | 1.9               |      |                       | 1.9                          |      | ÞΓ   |

<sup>(1)</sup> Product Preview

# 7.6 Timing Requirements, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 2.5 V  $\pm$  0.2 V (unless otherwise noted) (see Figure 5)

|                 | PARAMET              | ΓER               | TEST CO                    | NDITIONS                  | T <sub>A</sub> = 25°C |     |                    | -55°C to 125°C<br>SN54LV123A <sup>(1)</sup> |     |                    | -40°C to 85°C<br>SN74LV123A |     |                    | -40°C to 125°C<br>SN74LV123A |     |     | UNIT |
|-----------------|----------------------|-------------------|----------------------------|---------------------------|-----------------------|-----|--------------------|---------------------------------------------|-----|--------------------|-----------------------------|-----|--------------------|------------------------------|-----|-----|------|
|                 |                      |                   |                            |                           | MIN                   | TYP | MAX                | MIN                                         | TYP | MAX                | MIN                         | TYP | MAX                | MIN                          | TYP | MAX |      |
|                 | Pulse                | CLR               |                            |                           | 6                     |     |                    | 6.5                                         |     |                    | 6.5                         |     |                    | 6.5                          |     |     |      |
| t <sub>w</sub>  | duration             | Ā or B<br>trigger |                            |                           | 6                     |     |                    | 6.5                                         |     |                    | 6.5                         |     |                    | 6.5                          |     |     | ns   |
|                 |                      |                   | R <sub>ext</sub> = 1<br>kΩ | C <sub>ext</sub> = 100 pF | See <sup>(2)</sup>    | 94  |                    | See <sup>(2)</sup>                          |     |                    | See <sup>(2)</sup>          |     |                    | See <sup>(2)</sup>           |     |     | ns   |
| t <sub>rr</sub> | Pulse retrigger time | kΩ                | C <sub>ext</sub> = 0.01 μF | See <sup>(2)</sup>        | 2                     |     | See <sup>(2)</sup> |                                             |     | See <sup>(2)</sup> |                             |     | See <sup>(2)</sup> |                              |     | μs  |      |

<sup>(1)</sup> Product Preview

(2) See retriggering data in the *Application Information* section.

<sup>(2)</sup> This test is performed with the terminal in the off-state condition.



# 7.7 Timing Requirements, $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range, V<sub>CC</sub> = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 5)

|                 | PARAMI                        | ETER | TEST CON                   | NDITIONS                  | T <sub>A</sub> = 25°C |     |                    | -55°C to 125°C<br>SN54LV123A <sup>(1)</sup> |     |                    | -40°C to 85°C<br>SN74LV123A |     |                    | -40°C to 125°C<br>SN74LV123A |     |     | UNIT |
|-----------------|-------------------------------|------|----------------------------|---------------------------|-----------------------|-----|--------------------|---------------------------------------------|-----|--------------------|-----------------------------|-----|--------------------|------------------------------|-----|-----|------|
|                 |                               |      |                            |                           | MIN                   | TYP | MAX                | MIN                                         | TYP | MAX                | MIN                         | TYP | MAX                | MIN                          | TYP | MAX |      |
|                 | Dulas                         | CLR  |                            |                           | 5                     |     |                    | 5                                           |     |                    | 5                           |     |                    | 5                            |     |     |      |
| t <sub>w</sub>  | Pulse Auration A or B trigger |      |                            | 5                         |                       |     | 5                  |                                             |     | 5                  |                             |     | 5                  |                              |     | ns  |      |
|                 |                               |      | R <sub>ext</sub> = 1       | C <sub>ext</sub> = 100 pF | See <sup>(2)</sup>    | 76  |                    | See <sup>(2)</sup>                          |     |                    | See <sup>(2)</sup>          |     |                    | See <sup>(2)</sup>           |     |     | ns   |
| t <sub>rr</sub> | rr Pulse retrigger time       | kΩ   | C <sub>ext</sub> = 0.01 μF | See <sup>(2)</sup>        | 1.8                   |     | See <sup>(2)</sup> |                                             |     | See <sup>(2)</sup> |                             |     | See <sup>(2)</sup> |                              |     | μs  |      |

**Product Preview** 

# 7.8 Timing Requirements, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 5)

|                 | PARAMETER                            | TED.              | TES                               | ST.                           | T <sub>A</sub> =   | 25°C |                    | –55°C to 125°C<br>SN54LV123A <sup>(1)</sup> |     |                    | °C to 85°C<br>74LV123A |                    | -40°C to 125°C<br>SN74LV123A |     |      |
|-----------------|--------------------------------------|-------------------|-----------------------------------|-------------------------------|--------------------|------|--------------------|---------------------------------------------|-----|--------------------|------------------------|--------------------|------------------------------|-----|------|
|                 | PARAINE                              | LIEK              | CONDITIONS                        |                               | MIN                | TY N | MIN                | TYP                                         | MAX | MIN                | TYP MA                 | X MIN              | TYP                          | MAX | UNIT |
|                 | D. J                                 | CLR               |                                   |                               | 5                  |      | 5                  |                                             |     | 5                  |                        | 5                  |                              |     |      |
| t <sub>w</sub>  | Pulse<br>duration                    | Ā or B<br>trigger |                                   |                               | 5                  |      | 5                  |                                             |     | 5                  |                        | 5                  |                              |     | ns   |
|                 | 1 331                                |                   | D _ 1                             | C <sub>ext</sub> = 100 pF     | See <sup>(2)</sup> | 59   | See <sup>(2)</sup> |                                             |     | See <sup>(2)</sup> |                        | See <sup>(2)</sup> |                              |     | ns   |
| t <sub>rr</sub> | t <sub>rr</sub> Pulse retrigger time |                   | $R_{\text{ext}} = 1$<br>$k\Omega$ | C <sub>ext</sub> = 0.01<br>µF | See <sup>(2)</sup> | 1.5  | See <sup>(2)</sup> |                                             |     | See <sup>(2)</sup> |                        | See <sup>(2)</sup> |                              |     | μs   |

**Product Preview** 

# 7.9 Switching Characteristics, $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  (unless otherwise noted) (see Figure 5)

| PARAMETER          | FROM<br>(INPUT) | TO                           | TEST<br>CONDITIONS                                                                              |     | T <sub>A</sub> = 25° | °C                  |       | °C to 125°<br>34LV123A |                     |     | °C to 85°<br>74LV123/ |      |     | °C to 12<br>74LV12 |      | UNIT |
|--------------------|-----------------|------------------------------|-------------------------------------------------------------------------------------------------|-----|----------------------|---------------------|-------|------------------------|---------------------|-----|-----------------------|------|-----|--------------------|------|------|
|                    | (INPUT)         | (OUTPUT)                     | CONDITIONS                                                                                      | MIN | TYP                  | MAX                 | MIN   | TYP                    | MAX                 | MIN | TYP                   | MAX  | MIN | TYP                | MAX  |      |
|                    | A or B          | Q or $\overline{Q}$          |                                                                                                 |     | 14.5                 | 31.4 <sup>(2)</sup> | 1 (2) |                        | 37 <sup>(2)</sup>   | 1   |                       | 37   | 1   |                    | 37   |      |
| t <sub>pd</sub>    | CLR             | Q or $\overline{Q}$          | C <sub>L</sub> = 15 pF                                                                          |     | 13                   | 25 <sup>(2)</sup>   | 1 (2) | 2                      | 29.5 <sup>(2)</sup> | 1   |                       | 29.5 | 1   |                    | 29.5 | ns   |
|                    | CLR<br>trigger  | Q or $\overline{\mathbb{Q}}$ |                                                                                                 |     | 15.1                 | 33.4 <sup>(2)</sup> | 1 (2) |                        | 39 <sup>(2)</sup>   | 1   |                       | 39   | 1   |                    | 39   |      |
|                    | A or B          | Q or $\overline{Q}$          |                                                                                                 |     | 16.6                 | 36                  | 1     |                        | 42                  | 1   |                       | 42   | 1   |                    | 42   |      |
| t <sub>pd</sub>    | CLR             | Q or $\overline{Q}$          | $C_L = 50 \text{ pF}$                                                                           |     | 14.7                 | 32.8                | 1     |                        | 34.5                | 1   |                       | 34.5 | 1   |                    | 34.5 | ns   |
| -pu                | CLR<br>trigger  | Q or $\overline{\mathbb{Q}}$ | 5 <u>6</u> 55 p.                                                                                |     | 17.4                 | 38                  | 1     |                        | 44                  | 1   |                       | 44   | 1   |                    | 44   |      |
|                    |                 |                              | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 28 \text{ pF}$ $R_{\text{ext}} = 2 \text{ k}\Omega$     |     | 197                  | 260                 |       |                        | 320                 |     |                       | 320  |     |                    | 320  | ns   |
| t <sub>w</sub> (3) |                 | Q or Q                       | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 0.01  \mu\text{F}$ $R_{\text{ext}} = 10  k\Omega$       | 90  | 100                  | 110                 | 90    |                        | 110                 | 90  |                       | 110  | 90  |                    | 110  | μs   |
|                    |                 |                              | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 0.1 \text{ \muF}$ $R_{\text{ext}} = 10 \text{ k}\Omega$ | 0.9 | 1                    | 1.1                 | 0.9   |                        | 1.1                 | 0.9 |                       | 1.1  | 0.9 |                    | 1.1  | ms   |
| $\Delta t_w^{(4)}$ |                 |                              | C <sub>L</sub> = 50 pF                                                                          |     | ±1%                  |                     |       |                        |                     |     |                       |      |     |                    |      |      |

Product Folder Links: SN54LV123A SN74LV123A

See retriggering data in the Application Information section.

See retriggering data in the Application Information section.

**Product Preview** 

On products compliant to MIL-PRF-38535, this parameter is not production tested.  $t_w$  = Duration of pulse at Q and  $\overline{Q}$  outputs  $\Delta t_w$  = Output pulse-duration variation (Q and  $\overline{Q}$ ) between circuits in same package



# 7.10 Switching Characteristics, $V_{cc} = 3.3 \text{ V} \pm 0.3 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Figure 5)

| PARAMETER                    | FROM TO (INPUT) (OUTPUT)                           |                              | TEST                                                                                        | TEST T <sub>A</sub> = 25°C |         |                     | -40°C to 125°C<br>SN74LV123A |       |     | UNIT |         |     |     |      |    |
|------------------------------|----------------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------|----------------------------|---------|---------------------|------------------------------|-------|-----|------|---------|-----|-----|------|----|
|                              | (INFUT)                                            | (OUTPUT)                     | CONDITIONS                                                                                  | MIN                        | TYP     | MAX                 | MIN                          | TYP M | X   | MIN  | TYP MAX | MIN | TYP | MAX  |    |
|                              | Ā or B         Q or Q           CLR         Q or Q |                              |                                                                                             | 10.2                       | 20.6(2) | 1 (2)               | 24                           | (2)   | 1   | 24   | 1       |     | 24  |      |    |
| t <sub>pd</sub>              |                                                    | Q or $\overline{Q}$          | C <sub>1</sub> = 15 pF                                                                      |                            | 9.3     | 15.8 <sup>(2)</sup> | 1 <sup>(2)</sup>             | 18.5  | (2) | 1    | 18.5    | 1   |     | 18.5 | ns |
| CLR                          | CLR<br>trigger                                     | Q or $\overline{\mathbb{Q}}$ | 5 <u>6</u> .5 p.                                                                            |                            | 10.6    | 22.4 <sup>(2)</sup> | 1 (2)                        | 26    | (2) | 1    | 26      | 1   |     | 26   |    |
| A or B   CLR   CLR   trigger | $\overline{A}$ or $B$                              | Q or $\overline{Q}$          |                                                                                             |                            | 11.8    | 24.1                | 1                            | 27    | '.5 | 1    | 27.5    | 1   |     | 27.5 |    |
|                              | Q or $\overline{Q}$                                | $C_1 = 50 \text{ pF}$        |                                                                                             | 10.5                       | 19.3    | 1                   |                              | 22    | 1   | 22   | 1       |     | 22  | ns   |    |
|                              |                                                    | Q or $\overline{\mathbb{Q}}$ | ο <sub>ι</sub> συ μ.                                                                        |                            | 12.3    | 25.9                | 1                            | 29    | 0.5 | 1    | 29.5    | 1   |     | 29.5 |    |
|                              |                                                    |                              | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 28 \text{ pF}$ $R_{\text{ext}} = 2 \text{ k}\Omega$ |                            | 182     | 240                 |                              | 3     | 00  |      | 300     |     |     | 300  | ns |
| t <sub>w</sub> (3)           |                                                    | Q or Q                       | $C_L$ = 50 pF<br>$C_{ext}$ = 0.01 µF<br>$R_{ext}$ = 10 k $\Omega$                           | 90                         | 100     | 110                 | 90                           | 1     | 10  | 90   | 110     | 90  |     | 110  | μs |
|                              |                                                    |                              | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 0.1  \mu\text{F}$ $R_{\text{ext}} = 10  k\Omega$    | 0.9                        | 1       | 1.1                 | 0.9                          | ,     | .1  | 0.9  | 1.1     | 0.9 |     | 1.1  | ms |
| $\Delta t_w^{(4)}$           |                                                    |                              | $C_L = 50 pF$                                                                               |                            | ±1%     |                     |                              |       |     |      |         |     |     |      |    |

Product Preview

- On products compliant to MIL-PRF-38535, this parameter is not production tested.
- $t_w$  = Duration of pulse at Q and  $\overline{Q}$  outputs
- (4)  $\Delta t_w = \text{Output pulse-duration variation (Q and } \overline{Q})$  between circuits in same package

# 7.11 Switching Characteristics, $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Figure 5)

| PARAMETER          | FROM TO (INPUT)                           |                              | TEST                                                                                        | T <sub>A</sub> = 25°C |     |                     |                  | 5°C to 125°C<br>54LV123A <sup>(1)</sup> |                  |     | °C to 85<br>74LV12 |     | -40°C to 125°C<br>SN74LV123A |     |     | UNIT |
|--------------------|-------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------------------|-----------------------------------------|------------------|-----|--------------------|-----|------------------------------|-----|-----|------|
|                    | (INPUT)                                   | (OUIFUI)                     | CONDITIONS                                                                                  | MIN                   | TYP | MAX                 | MIN              | TYP N                                   | IAX              | MIN | TYP                | MAX | MIN                          | TYP | MAX |      |
|                    | $\overline{A}$ or $B$ Q or $\overline{Q}$ | Q or $\overline{Q}$          |                                                                                             |                       | 7.1 | 12 <sup>(2)</sup>   | 1 <sup>(2)</sup> | 1                                       | 4 <sup>(2)</sup> | 1   |                    | 14  | 1                            |     | 14  |      |
| t <sub>pd</sub>    | CLR                                       | Q or $\overline{Q}$          | C <sub>1</sub> = 15 pF                                                                      |                       | 6.5 | 9.4(2)              | 1 (2)            | 1                                       | 1 (2)            | 1   |                    | 11  | 1                            |     | 11  | ns   |
| CLR<br>trigger     |                                           | Q or $\overline{\mathbb{Q}}$ | o <u>l</u> .o p.                                                                            |                       | 7.4 | 12.9 <sup>(2)</sup> | 1 (2)            | 1                                       | 5 <sup>(2)</sup> | 1   |                    | 15  | 1                            |     | 15  | 110  |
|                    | Ā or B                                    | Q or Q                       |                                                                                             |                       | 8.3 | 14                  | 1                |                                         | 16               | 1   |                    | 16  | 1                            |     | 16  |      |
| t <sub>pd</sub>    | CLR                                       | Q or $\overline{Q}$          | C <sub>L</sub> = 50 pF                                                                      |                       | 7.4 | 11.4                | 1                |                                         | 13               | 1   |                    | 13  | 1                            |     | 13  | ns   |
| CI                 | CLR<br>trigger                            | Q or $\overline{\mathbb{Q}}$ |                                                                                             |                       | 8.7 | 14.9                | 1                |                                         | 17               | 1   |                    | 17  | 1                            |     | 17  |      |
|                    |                                           | Q or $\overline{\mathbb{Q}}$ | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 28 \text{ pF}$ $R_{\text{ext}} = 2 \text{ k}\Omega$ |                       | 167 | 200                 |                  |                                         | 240              |     |                    | 240 |                              |     | 240 | ns   |
| t <sub>w</sub> (3) |                                           |                              | $C_L = 50 \text{ pF}$ $C_{\text{ext}} = 0.01  \mu\text{F}$ $R_{\text{ext}} = 10  k\Omega$   | 90                    | 100 | 110                 | 90               |                                         | 110              | 90  |                    | 110 | 90                           |     | 110 | μs   |
|                    |                                           |                              | $C_L$ = 50 pF<br>$C_{ext}$ = 0.1 µF<br>$R_{ext}$ = 10 k $\Omega$                            | 0.9                   | 1   | 1.1                 | 0.9              |                                         | 1.1              | 0.9 |                    | 1.1 | 0.9                          |     | 1.1 | ms   |
| $\Delta t_w^{(4)}$ |                                           |                              | $C_L = 50 pF$                                                                               | :                     | ±1% |                     |                  |                                         |                  |     |                    |     |                              |     |     |      |

- **Product Preview**
- On products compliant to MIL-PRF-38535, this parameter is not production tested.
- $t_w$  = Duration of pulse at Q and  $\overline{Q}$  outputs  $\Delta t_w$  = Output pulse-duration variation (Q and  $\overline{Q}$ ) between circuits in same package

Submit Documentation Feedback

Copyright © 1998-2015, Texas Instruments Incorporated



## 7.12 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST C                 | ONDITIONS  | V <sub>CC</sub> | TYP | UNIT |
|----------|-------------------------------|------------------------|------------|-----------------|-----|------|
| 0        | Dower discination conscitones | C 50 pF                | f 10 MH=   | 3.3 V           | 44  | pF   |
| $C_{pd}$ | Power dissipation capacitance | $C_L = 50 \text{ pF},$ | f = 10 MHz | 5 V             | 49  |      |

#### 7.13 Typical Characteristics

Operation of the devices at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied.





#### 8 Parameter Measurement Information



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  3 ns,  $t_f$  3 ns.
  - C. The outputs are measured one at a time, with one input transition per measurement.

Figure 5. Load Circuit and Voltage Waveforms



# 9 Detailed Description

#### 9.1 Overview

The SNx4LV123A devices contain two independent monostable multivibrators. They produce a specific width high output pulse when triggered ( $\overline{Q}$  is normally high, pulse is low). The device uses an external RC circuit to determine the output pulse length, which is explained in detail in the *Application Information* section.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The  $\overline{A}$ , B, and  $\overline{CLR}$  inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active ( $\overline{A}$ ) or high-level-active (B) input. Pulse duration can be reduced by taking  $\overline{CLR}$  low. The Figure 7 illustrates pulse control by retriggering the inputs and early clearing.

During power-up, Q outputs are in the low state, and  $\overline{Q}$  outputs are in the high state. The outputs are glitch free, without applying a reset pulse.

These devices are fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

Pin assignments for these devices are identical to those of the 'AHC123A and 'AHCT123A devices for interchangeability, when allowed.

#### 9.2 Functional Block Diagrams



Figure 6. Logic Diagram, Each Multivibrator (Positive Logic)



Figure 7. Input and Output Timing Diagram

#### 9.3 Feature Description

The 'LV123A devices operate over a wide supply range from 2 V to 5.5 V. The propagation delay has a maximum of 11 ns at 5-V supply. The typical output ground bounce is less than 0.8 V at 3.3-V supply and 25 $^{\circ}$ C. The typical output V<sub>OH</sub> undershoot is greater than 2.3 V at 3.3-V supply and 25 $^{\circ}$ C.

These parts support mixed-mode voltage operation on all ports.

Schmitt-trigger circuitry on the  $\overline{A}$ , B, and  $\overline{CLR}$  inputs allow for slow input transition rates and noisy input signals.

This device can be configured for rising or falling edge triggering.

This device supports partial-power-down mode operation.

This device is retriggerable for very long output pulses up to 100% duty cycle.

The clear signal overrides an output pulse and terminates it early.

Glitch-free power-up reset on outputs.



## 9.4 Device Functional Modes

Table 1 lists the functional modes of the 'LV123A devices.

Table 1. Function Table (Each Multivibrator)

|     | INPUTS   |   | OUTPUTS |   |  |  |  |
|-----|----------|---|---------|---|--|--|--|
| CLR | Ā        | В | Q       | Q |  |  |  |
| L   | X        | X | L       | Н |  |  |  |
| X   | Н        | X | L       | Н |  |  |  |
| X   | X        | L | L       | Н |  |  |  |
| Н   | L        | 1 | Л       | T |  |  |  |
| Н   | <b>↓</b> | Н | Л       | T |  |  |  |
| 1   | L        | Н | Л       | T |  |  |  |

# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

The SNx4LV123A device is a dual monostable multivibrator. It can be configured for many pulse width outputs and rising- or falling-edge triggering. The application shown here could be used to signal separate interruptable inputs on a microcontroller when an input had a rising or falling edge.

## 10.2 Typical Application



Figure 8. Simplified Application Schematic

#### 10.2.1 Design Requirements

#### **CAUTION**

To prevent malfunctions due to noise, connect a high-frequency capacitor between  $V_{CC}$  and GND, and keep the wiring between the external components and  $C_{ext}$  and  $R_{ext}/C_{ext}$  terminals as short as possible.



#### Typical Application (continued)

#### 10.2.1.1 Power-Down Considerations

Large values of  $C_{\text{ext}}$  can cause problems when powering down the 'LV123A devices because of the amount of energy stored in the capacitor. When a system containing this device is powered down, the capacitor can discharge from  $V_{\text{CC}}$  through the protection diodes at pin 2 or pin 14. Current through the input protection diodes must be limited to 30 mA; therefore, the turn-off time of the  $V_{\text{CC}}$  power supply must not be faster than  $t = V_{\text{CC}} \times C_{\text{ext}}/30$  mA. For example, if  $V_{\text{CC}} = 5$  V and  $C_{\text{ext}} = 15$  pF, the  $V_{\text{CC}}$  supply must turn off no faster than  $t = (5 \text{ V}) \times (15 \text{ pF})/30$  mA = 2.5 ns. Usually, this is not a problem because power supplies are heavily filtered and cannot discharge at this rate. When a more rapid decrease of  $V_{\text{CC}}$  to zero occurs, the 'LV123A devices can sustain damage. To avoid this possibility, use external clamping diodes.

#### 10.2.1.2 Output Pulse Duration

The output pulse duration,  $t_w$ , is determined primarily by the values of the external capacitance ( $C_T$ ) and timing resistance ( $R_T$ ). The timing components are connected as shown in Figure 9.



Figure 9. Timing-Component Connections

If  $C_T$  is  $\ge 1000$  pF and K = 1.0, the pulse duration is given by:

$$t_w = K \times R_T \times C_T$$

where

- t<sub>w</sub> = pulse duration in ns
- $R_T$  = external timing resistance in  $k\Omega$
- C<sub>T</sub> = external capacitance in pF
- K = multiplier factor

if C<sub>T</sub> is <1000 pF, K can be determined from Figure 3

Equation 1 and Figure 13 can be used to determine values for pulse duration, external resistance, and external capacitance.

#### 10.2.1.3 Retriggering Data

The minimum input retriggering time ( $t_{MIR}$ ) is the minimum time required after the initial signal before retriggering the input. After  $t_{MIR}$ , the device retriggers the output. Experimentally, it also can be shown that to retrigger the output pulse, the two adjacent input signals must be  $t_{MIR}$  apart, where  $t_{MIR} = 0.30 \times t_{w}$ . The retrigger pulse duration is calculated as shown in Figure 10.

Submit Documentation Feedback

(1)

#### Typical Application (continued)



Figure 10. Retrigger Pulse Duration

The minimum value from the end of the input pulse to the beginning of the retriggered output must be approximately 15 ns to ensure a retriggered output (see Figure 11).



 $t_{MRT}$  = Minimum Time Between the End of the Second Input Pulse and the Beginning of the Retriggered Output  $t_{MRT}$  = 15 ns

Figure 11. Input and Output Requirements

#### 10.2.2 Detailed Design Procedure

- · Timing requirements:
  - The pulse width must be long enough to be read by the desired output system, but short enough so that
    the output pulse completes prior to the next trigger event. It is recommended to make the output pulse just
    10% longer than the minimum required for the output system.
- · Recommended input conditions:
  - Slow or noisy inputs are allowed on A, B, and CLR due to Schmitt-trigger input circuitry.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in Recommended Operating Conditions.
- Recommended output conditions:
  - Load currents must not exceed the values listed in Absolute Maximum Ratings.



# **Typical Application (continued)**

#### 10.2.3 Application Curves

Operation of the devices at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied.





# 11 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings*. Each  $V_{CC}$  terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple VCC terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results.

## 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs must never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only three of the four buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub> whichever makes more sense or is more convenient. Floating outputs is generally acceptable, unless the part is a transceiver.

#### 12.2 Layout Example



Figure 16. Layout Recommendation



Figure 17. Trace Example



# 13 Device and Documentation Support

## 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, please see the following:

Implications of Slow or Floating CMOS Inputs, SCBA004

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|------------------|---------------------|
| SN54LV123A | Click here     | Click here   | Click here          | Click here       | Click here          |
| SN74LV123A | Click here     | Click here   | Click here          | Click here       | Click here          |

#### 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN54LV123A SN74LV123A

www.ti.com 11-May-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  | ( )    |              |                    |      | _              | ( )          | (6)                           | (-)                 |              | ( /                  |         |
| SN74LV123ADBR    | ACTIVE | SSOP         | DB                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123ADGVR   | ACTIVE | TVSOP        | DGV                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123ADR     | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123ADRG4   | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123ANSR    | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 74LV123A             | Samples |
| SN74LV123APWR    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123APWRG4  | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | LV123A               | Samples |
| SN74LV123ARGYR   | ACTIVE | VQFN         | RGY                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LV123A               | Samples |
| SN74LV123ARGYRG4 | ACTIVE | VQFN         | RGY                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | LV123A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-May-2023

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV123A:

Automotive: SN74LV123A-Q1

Enhanced Product: SN74LV123A-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications



www.ti.com 12-May-2023

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV123ADBR   | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LV123ADGVR  | TVSOP           | DGV                | 16 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV123ADR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV123ADR    | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.8                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV123ADRG4  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LV123ANSR   | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LV123APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV123APWR   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV123APWRG4 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV123ARGYR  | VQFN            | RGY                | 16 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |



www.ti.com 12-May-2023



\*All dimensions are nominal

| Till difficitional and from the common |              |                 |      |      |             |            |             |
|----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                 | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74LV123ADBR                          | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV123ADGVR                         | TVSOP        | DGV             | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV123ADR                           | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV123ADR                           | SOIC         | D               | 16   | 2500 | 364.0       | 364.0      | 27.0        |
| SN74LV123ADRG4                         | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LV123ANSR                          | so           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV123APWR                          | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LV123APWR                          | TSSOP        | PW              | 16   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74LV123APWRG4                        | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV123ARGYR                         | VQFN         | RGY             | 16   | 3000 | 356.0       | 356.0      | 35.0        |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (R-PVQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-3/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N16)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.





SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



## NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated