



Sample &

Buy









### LMC7101, LMC7101Q-Q1

SNOS719G - SEPTEMBER 1999-REVISED SEPTEMBER 2015

# LMC7101, LMC7101Q-Q1 Tiny Low-Power Operational Amplifier With Rail-to-Rail Input and Output

#### Features 1

- Tinv 5-Pin SOT-23 Package Saves Space—Typical Circuit Layouts Take Half the Space of 8-Pin SOIC Designs
- Ensured Specifications at 2.7-V, 3-V, 5-V, 15-V Supplies
- Typical Supply Current 0.5 mA at 5 V
- Typical Total Harmonic Distortion of 0.01% at 5 V
- 1-MHz Gain Bandwidth
- Similar to Popular LMC6482 and LMC6484
- Rail-to-Rail Input and Output
- Temperature Range -40°C to 125°C (LMC7101Q-Q1)

#### Applications 2

- Mobile Communications
- Notebooks and PDAs
- **Battery Powered Products**
- Sensor Interface
- Automotive Applications (LMC7101Q-Q1)

## 3 Description

The LMC7101 device is a high-performance CMOS operational amplifier available in the space-saving 5pin SOT-23 tiny package. This makes the LMC7101 ideal for space- and weight-critical designs. The performance is similar to a single amplifier of the LMC6482 and LMC6484 types, with rail-to-rail input and output, high open-loop gain, low distortion, and low-supply currents.

The main benefits of the tiny package are most apparent in small portable electronic devices, such as mobile phones, pagers, notebook computers, personal digital assistants, and PCMCIA cards. The tiny amplifiers can be placed on a board where they are needed, thus simplifying board layout.

#### Device Information<sup>(1)</sup>

| PART NUMBER             | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------------------|------------|-------------------|--|
| LMC7101,<br>LMC7101Q-Q1 | SOT-23 (5) | 2.90 mm × 1.60 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Example Application





| 1 | Feat  | ures 1                                |
|---|-------|---------------------------------------|
| 2 | App   | lications 1                           |
| 3 | Desc  | cription 1                            |
| 4 | Revi  | sion History 2                        |
| 5 | Pin ( | Configuration and Functions 3         |
| 6 | Spec  | cifications 4                         |
|   | 6.1   | Absolute Maximum Ratings 4            |
|   | 6.2   | ESD Ratings: LMC7101 4                |
|   | 6.3   | ESD Ratings: LMC7101Q-Q1 4            |
|   | 6.4   | Recommended Operating Conditions 4    |
|   | 6.5   | Thermal Information 5                 |
|   | 6.6   | Electrical Characteristics: 2.7 V 5   |
|   | 6.7   | DC Electrical Characteristics: 3 V 6  |
|   | 6.8   | DC Electrical Characteristics: 5 V7   |
|   | 6.9   | DC Electrical Characteristics: 15 V 8 |
|   | 6.10  | AC Electrical Characteristics: 5 V 9  |
|   | 6.11  | AC Electrical Characteristics: 15 V 9 |
|   | 6.12  | Typical Characteristics 10            |
| 7 | Deta  | iled Description 20                   |

|    | 7.2   | Functional Block Diagram          | 20              |
|----|-------|-----------------------------------|-----------------|
|    | 7.3   | Feature Description               | 20              |
|    | 7.4   | Device Functional Modes           | 21              |
| 8  | App   | lication and Implementation       | 22              |
|    | 8.1   | Application Information           | 22              |
|    | 8.2   | Typical Application               | 23              |
| 9  | Pow   | er Supply Recommendations         | 25              |
| 10 | Laye  | out                               | 25              |
|    | 10.1  | Layout Guidelines                 | 25              |
|    | 10.2  | Layout Example                    | 25              |
| 11 | Dev   | ice and Documentation Support     | 26              |
|    | 11.1  | Documentation Support             | 26              |
|    | 11.2  | Related Links                     | 26              |
|    | 11.3  | Community Resource                | 26              |
|    | 11.4  | Trademarks                        | 26              |
|    | 11.5  | Electrostatic Discharge Caution   | 26              |
|    | 11.6  | Glossary                          | 26              |
| 12 | Mec   | hanical, Packaging, and Orderable |                 |
|    | Infor | mation                            | <mark>26</mark> |

7.1 Overview ...... 20

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision F | (March 2013) to Revision G |  |
|-------------------------|----------------------------|--|
|-------------------------|----------------------------|--|

| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional                                                                                            |      |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1    |
| Cł | hanges from Revision E (March 2013) to Revision F                                                                                                                                                           | Page |

| • | Changed layout of National Data Sheet to TI format | 22 |  |
|---|----------------------------------------------------|----|--|
|---|----------------------------------------------------|----|--|



Page



# 5 Pin Configuration and Functions



#### **Pin Functions**

|     | PIN            | TYPE | DESCRIPTION        |
|-----|----------------|------|--------------------|
| NO. | NAME           | TIPE | DESCRIPTION        |
| 1   | OUTPUT         | 0    | Output             |
| 2   | V+             | Р    | Positive Supply    |
| 3   | INPUT+         | I    | Noninverting Input |
| 4   | INPUT-         | I    | Inverting Input    |
| 5   | V <sup>-</sup> | Р    | Negative Supply    |

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                       | MIN                      | MAX                     | UNIT |
|---------------------------------------|--------------------------|-------------------------|------|
| Difference input voltage              | ±Supply                  | Voltage                 |      |
| Voltage at input and output pins      | (V <sup>+</sup> ) + 0.3, | (V <sup>-</sup> ) – 0.3 | V    |
| Supply voltage $(V^+ - V^-)$          |                          | 16                      | V    |
| Current at input pin                  | -5                       | 5                       | mA   |
| Current at output pin <sup>(3)</sup>  | -35                      | 35                      | mA   |
| Current at power supply pin           |                          | 35                      | mA   |
| Lead temperature (soldering, 10 sec.) |                          | 260                     | °C   |
| Junction temperature <sup>(4)</sup>   |                          | 150                     | °C   |
| Storage temperature                   | -65                      | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office or Distributors for availability and specifications.
 (3) Applies to both single-supply and split-supply operation. Continuous short operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature at 150°C.

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / R_{\theta JA}$ . All numbers apply for packages soldered directly into a PC board.

## 6.2 ESD Ratings: LMC7101

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |
|                    |                         | Machine model (MM)                                                             | ±200  |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 ESD Ratings: LMC7101Q-Q1

|                    |                         |                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101   | ±1000 | V    |
|                    |                         | Machine model (MM)                                                | ±200  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted).<sup>(1)</sup>

|                                      |                      | MIN | MAX  | UNIT |
|--------------------------------------|----------------------|-----|------|------|
| Supply voltage, V <sup>+</sup>       |                      | 2.7 | 15.5 | V    |
| lunation Tomporature T               | LMC7101AI, LMC7101BI | -40 | 85   | °C   |
| Junction Temperature, T <sub>J</sub> | LMC7101Q-Q1          | -40 | 125  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



### 6.5 Thermal Information

|                       |                                              | LMC7101      |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | UNIT |
|                       |                                              | 5 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 170.9        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 124.7        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 30.8         | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 17.7         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 30.2         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.6 Electrical Characteristics: 2.7 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7$  V,  $V^- = 0$  V,  $V_{CM} = V_0 = V^+ / 2$  and  $R_L > 1$  M $\Omega$ .

|                   | DADAMETER                          |                                                                                          | <b>TYP</b> <sup>(1)</sup> | LMC71 | 01AI | LMC71 | 01BI | LMC71010 | Q-Q1 <sup>(2)</sup> | UNIT   |
|-------------------|------------------------------------|------------------------------------------------------------------------------------------|---------------------------|-------|------|-------|------|----------|---------------------|--------|
|                   | PARAMETER                          | TEST CONDITIONS                                                                          | ITP."                     | MIN   | MAX  | MIN   | MAX  | MIN      | MAX                 | UNIT   |
| V <sub>OS</sub>   | Input offset voltage average drift | V <sup>+</sup> = 2.7 V                                                                   | 0.11                      |       | 6    |       | 9    |          | 9                   | mV     |
| TCV <sub>OS</sub> | Input offset voltage               |                                                                                          | 1                         |       |      |       |      |          |                     | µV/°C  |
| IB                | Input bias current                 | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                           | 1                         |       | 64   |       | 64   |          | 1000                | pА     |
| I <sub>OS</sub>   | Input offset current               | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                           | 0.5                       |       | 32   |       | 32   |          | 2000                | pА     |
| R <sub>IN</sub>   | Input resistance                   |                                                                                          | >1                        |       |      |       |      |          |                     | Tera Ω |
| CMRR              | Common-mode rejection ratio        | $\begin{array}{l} 0 \; V \leq V_{CM} \leq 2.7 \; V \\ V^{+} = 2.7 \; V \end{array}$      | 70                        | 55    |      | 50    |      | 50       |                     | dB     |
| V                 | Input common mode voltage          | For CMRR ≥ 50 dB                                                                         | 0                         | 0     |      | 0     |      | 0        |                     | V      |
| V <sub>CM</sub>   | range                              | FOI CIVIRR 2 50 0B                                                                       | 3                         |       | 2.7  |       | 2.7  |          | 2.7                 | V      |
| PSRR              | Power supply rejection ratio       | $V^+ = 1.35 V \text{ to } 1.65 V$<br>$V^- = -1.35 V \text{ to } -1.65 V$<br>$V_{CM} = 0$ | 60                        | 50    |      | 45    |      | 45       |                     | dB     |
| CIN               | Common-mode input capacitance      |                                                                                          | 3                         |       |      |       |      |          |                     | pF     |
| Vo                | Output swing, min                  | $R_L = 2 k\Omega$                                                                        | 2.45                      | 2.15  |      | 2.15  |      | 2.15     |                     | V      |
| vo                | Output swing, min                  | $R_L = 10 \ k\Omega$                                                                     | 2.68                      | 2.64  |      | 2.64  |      | 2.64     |                     | v      |
| Vo                | Output swing, max                  | $R_L = 2 k\Omega$                                                                        | 0.25                      |       | 0.5  |       | 0.5  |          | 0.5                 | V      |
| ۷O                | Output swillig, max                | $R_L = 10 \ k\Omega$                                                                     | 0.025                     |       | 0.06 |       | 0.06 |          | 0.06                | v      |
| Is                | Supply current                     |                                                                                          | 0.5                       |       | 0.81 |       | 0.81 |          | 0.81                | mA     |
| IS                | Supply current                     | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$                                                | 0.5                       |       | 0.95 |       | 0.95 |          | 0.95                | IIIA   |
| SR                | Slew rate <sup>(3)</sup>           |                                                                                          | 0.7                       |       |      |       |      |          |                     | V/µs   |
| GBW               | Gain-bandwidth product             |                                                                                          | 0.6                       |       |      |       |      |          |                     | MHz    |

(1) Typical values represent the most likely parametric normal.

(2) (3) When operated at temperature between  $-40^{\circ}$ C and 85°C, the LMC7101Q-Q1 will meet LMC7101BI specifications. V<sup>+</sup> = 15 V. Connected as a voltage follower with a 10-V step input. Number specified is the slower of the positive and negative slew rates. R<sub>L</sub> = 100 k $\Omega$  connected to 7.5 V. Amplifier excited with 1 kHz to produce V<sub>O</sub> = 10 V<sub>PP</sub>.

## LMC7101, LMC7101Q-Q1

SNOS719G - SEPTEMBER 1999-REVISED SEPTEMBER 2015



www.ti.com

## 6.7 DC Electrical Characteristics: 3 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 3 \text{ V}$ ,  $V^- = 0 \text{ V}$ ,  $V_{CM} = 1.5 \text{ V}$ ,  $V_O = V^+ / 2$  and  $R_L = 1 \text{ M}\Omega$ .

|                   |                                    |                                                                                            | <b>TYP</b> <sup>(1)</sup> | LMC71 | 01AI | LMC71 | 01BI | LMC7101 | Q-Q1 <sup>(2)</sup> |        |
|-------------------|------------------------------------|--------------------------------------------------------------------------------------------|---------------------------|-------|------|-------|------|---------|---------------------|--------|
|                   | PARAMETER                          | TEST CONDITIONS                                                                            | TYP()                     | MIN   | MAX  | MIN   | MAX  | MIN     | MAX                 | UNIT   |
| V                 | Input offset voltage               |                                                                                            |                           |       | 4    |       | 7    |         | 7                   | mV     |
| V <sub>OS</sub>   | input onset voltage                | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$                                                  | 0.11                      |       | 6    |       | 9    |         |                     | ΠV     |
| TCV <sub>OS</sub> | Input offset voltage average drift |                                                                                            | 1                         |       |      |       |      |         |                     | µV/°C  |
| I <sub>B</sub>    | Input current                      | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                             | 1                         |       | 64   |       | 64   |         | 1000                | pА     |
| I <sub>OS</sub>   | Input offset current               | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$                                                  | 0.5                       |       | 32   |       | 32   |         | 2000                | pА     |
| R <sub>IN</sub>   | Input resistance                   |                                                                                            | >1                        |       |      |       |      |         |                     | Tera Ω |
| CMRR              | Common-mode rejection ratio        | $\begin{array}{l} 0 \ V \leq V_{CM} \leq 3 \ V \\ V^{+} = 3 \ V \end{array}$               | 74                        | 64    |      | 60    |      | 60      |                     | db     |
|                   | Input common-mode voltage          |                                                                                            | 0                         | 0     |      | 0     |      | 0       |                     |        |
| V <sub>CM</sub>   | range                              | For CMRR ≥ 50 dB                                                                           | 3.3                       |       | 3    |       | 3    |         | 3                   | V      |
| PSRR              | Power supply rejection ratio       | $V^+ = 1.5 V \text{ to } 7.5 V$<br>$V^- = -1.5 V \text{ to } -7.5 V$<br>$V_O = V_{CM} = 0$ | 80                        | 68    |      | 60    |      | 60      |                     | dB     |
| C <sub>IN</sub>   | Common-mode input capacitance      |                                                                                            | 3                         |       |      |       |      |         |                     | pF     |
| V                 | Output quing min                   | $R_L = 2 k\Omega$                                                                          | 2.8                       | 2.6   |      | 2.6   |      | 2.6     |                     | V      |
| Vo                | Output swing, min                  | $R_L = 600 \Omega$                                                                         | 0.2                       |       | 0.4  |       | 0.4  |         | 0.4                 | v      |
| V                 | Output owing may                   | $R_L = 2 k\Omega$                                                                          | 2.7                       | 2.5   |      | 2.5   |      | 2.5     |                     | V      |
| Vo                | Output swing, max                  | $R_L = 600 \Omega$                                                                         | 0.37                      |       | 0.6  |       | 0.6  |         | 0.6                 | v      |
| 1                 | Supply ourrant                     |                                                                                            |                           |       | 0.81 |       | 0.81 |         | 0.81                | ~^^    |
| I <sub>S</sub>    | Supply current                     | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                             | 0.5                       |       | 0.95 |       | 0.95 |         | 0.95                | mA     |

(1)

Typical values represent the most likely parametric normal. When operated at temperature between –40°C and 85°C, the LMC7101Q-Q1 will meet LMC7101BI specifications. (2)

6



## 6.8 DC Electrical Characteristics: 5 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5$  V,  $V^- = 0$  V,  $V_{CM} = 1.5$  V,  $V_O = V^+/2$  and  $R_L = 1$  M $\Omega$ .

|                  | DADAMETER                                |                                                                                                                                                                                                      |                                                                                                                                     | TVD(1)             | LMC71 | 01AI | LMC71 | 01BI | LMC71010 | Q-Q1 <sup>(2)</sup> |        |
|------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|------|-------|------|----------|---------------------|--------|
|                  | PARAMETER                                | TE                                                                                                                                                                                                   | ST CONDITIONS                                                                                                                       | TYP <sup>(1)</sup> | MIN   | MAX  | MIN   | MAX  | MIN      | MAX                 | UNIT   |
|                  |                                          | V <sup>+</sup> = 5 V                                                                                                                                                                                 |                                                                                                                                     | 0.11               |       | 3    |       | 7    |          | 7                   |        |
| os               | Input offset voltage                     | V <sup>+</sup> = 5 V, -4                                                                                                                                                                             | 0°C ≤ T,I ≤ 125°C                                                                                                                   | 0.11               |       | 5    |       | 9    |          | 9                   | mV     |
| CV <sub>OS</sub> | Input offset voltage<br>average drift    |                                                                                                                                                                                                      | U U                                                                                                                                 | 1                  |       |      |       |      |          |                     | μV/°C  |
| в                | Input current                            | $-40^{\circ}C \le T_{J} \le$                                                                                                                                                                         | 125°C                                                                                                                               | 1                  |       | 64   |       | 64   |          | 1000                | pА     |
| OS               | Input offset current                     | –40°C ≤ T <sub>J</sub> ≤                                                                                                                                                                             | 5 125°C                                                                                                                             | 0.5                |       | 32   |       | 32   |          | 2000                | pА     |
| R <sub>IN</sub>  | Input resistance                         |                                                                                                                                                                                                      |                                                                                                                                     | >1                 |       |      |       |      |          |                     | Tera 0 |
|                  | Common-mode                              | $\begin{array}{l} 0 \hspace{0.1cm} V \leq \hspace{0.1cm} V_{CM} \leq \\ LMC7101Q - \\ 0.2 \hspace{0.1cm} V \leq \hspace{0.1cm} V_{CM} \end{array}$                                                   | Q1 at 125°C                                                                                                                         | 82                 | 65    |      | 60    |      | 60       |                     |        |
| CMRR             | rejection ratio                          | $\begin{array}{l} 0 \hspace{0.1cm} V \leq V_{CM} \leq \\ \hspace{0.1cm} LMC7101Q^{-1} \\ \hspace{0.1cm} 0.2 \hspace{0.1cm} V \leq V_{CM} \\ \hspace{0.1cm} -40^{\circ}C \leq T_{J} \leq \end{array}$ | Q1 at 125°C<br>≤ 4.8 V                                                                                                              | 82                 | 60    |      | 55    |      | 55       |                     | db     |
|                  | Desitive second success                  | $V^+ = 5 V \text{ to } 1$<br>$V^- = 0 V, V_0$                                                                                                                                                        |                                                                                                                                     | 82                 | 70    |      | 65    |      | 65       |                     |        |
| +PSRR            | Positive power supply<br>rejection ratio | $V^{-} = 0 V, V_{0}$                                                                                                                                                                                 | $V^+ = 5 V \text{ to } 15 V$<br>$V^- = 0 V, V_0 = 1.5 V$<br>$-40^\circ C \le T_J \le 125^\circ C$<br>$V^- = -5 V \text{ to } -15 V$ |                    | 65    |      | 62    |      | 62       |                     | dB     |
|                  | Negative power supply                    | $V^{-} = -5 V to$<br>$V^{+} = 0 V, V_{O}$                                                                                                                                                            |                                                                                                                                     | 82                 | 70    |      | 65    |      | 65       |                     |        |
| -PSRR            | rejection ratio                          | $ \begin{array}{c} V^- = -5 \ V \ to \ -15 \ V \\ V^+ = 0 \ V, \ V_0 = -1.5 \ V \\ -40^\circ C \le T_J \le 125^\circ C \end{array} $                                                                 |                                                                                                                                     | 82                 | 65    |      | 62    |      | 62       |                     | dB     |
|                  |                                          | For CMRR ≥                                                                                                                                                                                           | 50 dB                                                                                                                               | -0.3               | -0.2  |      | -0.2  |      | -0.2     |                     |        |
| V <sub>CM</sub>  | Input common-mode<br>voltage range       | For CMRR ≥<br>–40°C ≤ T <sub>J</sub> ≤                                                                                                                                                               |                                                                                                                                     | -0.3               | 0     |      | 0     |      | 0.2      |                     | V      |
|                  | vollage fallge                           |                                                                                                                                                                                                      |                                                                                                                                     | 5.3                |       | 5.2  |       | 5.2  |          | 5.2                 | V      |
|                  |                                          | $-40^{\circ}C \le T_{J} \le$                                                                                                                                                                         | 125°C                                                                                                                               | 5.3                |       | 5    |       | 5    |          | 4.8                 | v      |
| C <sub>IN</sub>  | Common-mode input<br>capacitance         |                                                                                                                                                                                                      |                                                                                                                                     | 3                  |       |      |       |      |          |                     | pF     |
|                  |                                          | $R_L = 2 \ k\Omega$                                                                                                                                                                                  |                                                                                                                                     | 4.9                | 4.7   |      | 4.7   |      | 4.7      |                     | V      |
|                  |                                          | $R_L = 2 k\Omega, -$                                                                                                                                                                                 | 40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                       | 4.9                | 4.6   |      | 4.6   |      | 4.54     |                     | V      |
|                  |                                          |                                                                                                                                                                                                      |                                                                                                                                     | 0.1                |       | 0.18 |       | 0.18 |          | 0.18                | V      |
|                  |                                          | $-40^{\circ}C \le T_{J} \le$                                                                                                                                                                         | 125°C                                                                                                                               | 0.1                |       | 0.24 |       | 0.24 |          | 0.28                | v      |
| Vo               | Output swing                             | $R_L = 600 \ \Omega$                                                                                                                                                                                 |                                                                                                                                     | 4.7                | 4.5   |      | 4.5   |      | 4.5      |                     |        |
|                  |                                          | $R_L = 600 \Omega$ ,                                                                                                                                                                                 | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                      | 4.7                | 4.24  |      | 4.24  |      | 4.28     |                     | V      |
|                  |                                          |                                                                                                                                                                                                      |                                                                                                                                     | 0.3                |       | 0.5  |       | 0.5  |          | 0.5                 | 11     |
|                  |                                          | $-40^{\circ}C \le T_{J} \le$                                                                                                                                                                         | 125°C                                                                                                                               | 0.3                |       | 0.65 |       | 0.65 |          | 0.8                 | V      |
|                  |                                          |                                                                                                                                                                                                      | V <sub>O</sub> = 0 V 24                                                                                                             | 24                 | 16    |      | 16    |      | 16       |                     |        |
|                  | Output short circuit                     | Sourcing                                                                                                                                                                                             | $V_0 = 0 \vee 24$<br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                 | 24                 | 11    |      | 11    |      | 9        |                     | mA     |
| SC               | current                                  |                                                                                                                                                                                                      | V <sub>0</sub> = 5 V                                                                                                                | 19                 | 11    |      | 11    |      | 11       |                     |        |
|                  |                                          | Sinking                                                                                                                                                                                              | $V_0 = 5 V$<br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                       | 19                 | 7.5   |      | 7.5   |      | 5.8      |                     | mA     |
|                  | Quarka and i                             |                                                                                                                                                                                                      |                                                                                                                                     | 0.5                |       | 0.85 |       | 0.85 |          | 0.85                |        |
| IS               | Supply current                           | –40°C ≤ T <sub>J</sub> ≤                                                                                                                                                                             | 125°C                                                                                                                               | 0.5                |       | 1    |       | 1    |          | 1                   | mA     |

(1) Typical values represent the most likely parametric normal.

(2) When operated at temperature between -40°C and 85°C, the LMC7101Q-Q1 will meet LMC7101BI specifications.

### LMC7101, LMC7101Q-Q1

SNOS719G - SEPTEMBER 1999-REVISED SEPTEMBER 2015



www.ti.com

## 6.9 DC Electrical Characteristics: 15 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 15$  V,  $V^- = 0$  V,  $V_{CM} = 1.5$  V,  $V_O = V^+ / 2$  and  $R_L = 1$  M $\Omega$ .

|                   | PARAMETER                                | TE                                                                                       | ST CONDITIONS                                          | TYP <sup>(1)</sup> | LMC71 | 01AI | LMC710 | )1BI | LMC71010 | Q-Q1 <sup>(2)</sup> | UNIT   |
|-------------------|------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|-------|------|--------|------|----------|---------------------|--------|
|                   | PARAMETER                                | 16                                                                                       | STCONDITIONS                                           | ITP\''             | MIN   | MAX  | MIN    | MAX  | MIN      | MAX                 | UNIT   |
| V <sub>OS</sub>   | Input offset voltage                     |                                                                                          |                                                        | 0.11               |       |      |        |      |          |                     | mV     |
| TCV <sub>OS</sub> | Input offset voltage<br>average drift    |                                                                                          |                                                        | 1                  |       |      |        |      |          |                     | µV/°C  |
| I <sub>B</sub>    | Input current                            | $-40^{\circ}C \le T_{J}$                                                                 | ≤ 125°C                                                | 1                  |       | 64   |        | 64   |          | 1000                | pА     |
| los               | Input offset current                     | $-40^{\circ}C \le T_J$                                                                   | ≤ 125°C                                                | 0.5                |       | 32   |        | 32   |          | 2000                | pА     |
| R <sub>IN</sub>   | Input resistance                         |                                                                                          |                                                        | >1                 |       |      |        |      |          |                     | Tera Ω |
| CMRR              | Common-mode<br>rejection ratio           | 0.2 V ≤ V <sub>CM</sub><br>0 V ≤ V <sub>CM</sub> :<br>LMC7101C                           | I-Q1 at 125°C<br>₄ ≤ 14.8 V<br>≤ 15 V<br>I-Q1 at 125°C | 82                 | 70    |      | 65     |      | 65       |                     | dB     |
|                   |                                          | 0.2 V ≤ V <sub>CN</sub><br>-40°C ≤ T <sub>J</sub>                                        | ≤ 125°C                                                |                    |       |      |        |      |          |                     |        |
|                   | Positive power supply                    | $V^+ = 5 V to$<br>$V^- = 0 V, V$                                                         |                                                        | 82                 | 70    |      | 65     |      | 65       |                     |        |
| +PSRR             | rejection ratio                          | $V^{+} = 5 V \text{ to}$ $V^{-} = 0 V, V$ $-40^{\circ}\text{C} \leq \text{T}_{\text{J}}$ | <sub>O</sub> = 1.5 V                                   | 82                 | 65    |      | 62     |      | 62       |                     | dB     |
|                   |                                          | $V^{-} = -5 V t$<br>$V^{+} = 0 V, V$                                                     |                                                        | 82                 | 70    |      | 65     |      | 65       |                     |        |
| -PSRR             | Negative power<br>supply rejection ratio | $V^- = -5 V t$<br>$V^+ = 0 V, V$<br>$-40^{\circ}C \leq T_J$                              | <sub>o</sub> = -1.5 V                                  | 82                 | 65    |      | 62     |      | 62       |                     | dB     |
|                   |                                          | V <sup>+</sup> = 5 V<br>For CMRR                                                         | ≥ 50 dB                                                | -0.3               | -0.2  |      | -0.2   |      | -0.2     |                     |        |
| V <sub>CM</sub>   | Input common-mode<br>voltage range       | V <sup>+</sup> = 5 V<br>For CMRR<br>-40°C ≤ T <sub>J</sub>                               |                                                        | -0.3               | 0     |      | 0      |      | 0.2      |                     | V      |
|                   |                                          |                                                                                          |                                                        | 15.3               |       | 15.2 |        | 15.2 |          | 15.2                | .,     |
|                   |                                          | –40°C ≤ T <sub>J</sub>                                                                   | ≤ 125°C                                                | 15.3               |       | 15   |        | 15   |          | 14.8                | V max  |
|                   |                                          |                                                                                          | $R_L = 2 k\Omega$                                      | 340                | 80    |      | 80     |      | 80       |                     |        |
|                   |                                          | Sourcing                                                                                 | $R_L = 2 k\Omega$<br>-40°C ≤ $T_J$ ≤ 125°C             | 340                | 40    |      | 40     |      | 30       |                     | .,, ., |
| •                 | Large signal voltage                     |                                                                                          | $R_L = 2 k\Omega$                                      | 24                 | 15    |      | 15     |      | 15       |                     | V/mV   |
| A <sub>V</sub>    | gain <sup>(3)</sup>                      | Sinking                                                                                  | $R_L = 2 k\Omega$<br>-40°C ≤ $T_J$ ≤ 125°C             | 24                 | 10    |      | 10     |      | 4        |                     |        |
|                   |                                          | Sourcing                                                                                 | B 600 0                                                | 300                | 34    |      | 34     |      | 34       |                     | V/mV   |
|                   |                                          | Sinking                                                                                  | R <sub>L</sub> = 600 Ω                                 | 15                 | 6     |      | 6      |      | 6        |                     | V/IIIV |
| C <sub>IN</sub>   | Input capacitance                        |                                                                                          |                                                        | 3                  |       |      |        |      |          |                     | pF     |
|                   |                                          | $V^+ = 15 V$<br>$R_L = 2 k\Omega$                                                        |                                                        | 14.7               | 14.4  |      | 14.4   |      | 14.4     |                     |        |
|                   |                                          | V <sup>+</sup> = 15 V<br>R <sub>L</sub> = 2 kΩ<br>-40°C ≤ T <sub>J</sub>                 | ≤ 125°C                                                | 14.7               | 14.2  |      | 14.2   |      | 14.2     |                     | V      |
|                   |                                          |                                                                                          |                                                        | 0.16               |       | 0.32 |        | 0.32 |          | 0.32                |        |
|                   |                                          | $-40^{\circ}C ≤ T_{J}$                                                                   | ≤ 125°C                                                | 0.16               |       | 0.45 |        | 0.45 | -        | 0.45                | V      |
| Vo                | Output swing                             | V <sup>+</sup> = 15 V<br>R <sub>L</sub> = 600 Ω                                          |                                                        | 14.1               | 13.4  |      | 13.4   |      | 13.4     |                     |        |
|                   | V <sup>+</sup><br>R <sub>L</sub>         |                                                                                          |                                                        | 14.1               | 13    |      | 13     |      | 12.85    |                     | V      |
|                   |                                          |                                                                                          |                                                        | 0.5                |       | 1    |        | 1    |          | 1                   |        |
|                   |                                          | –40°C ≤ T <sub>.</sub> I                                                                 | ≤ 125°C                                                | 0.5                |       | 1.3  |        | 1.3  |          | 1.5                 | V      |

(1) Typical values represent the most likely parametric normal.

(2) When operated at temperature between -40°C and 85°C, the LMC7101Q-Q1 will meet LMC7101BI specifications.

(3)  $V^+ = 15 V$ ,  $V_{CM} = 1.5 V$  and  $R_L$  connect to 7.5 V. For sourcing tests, 7.5  $V \le V_0 \le 12.5 V$ . For sinking tests, 2.5  $V \le V_0 \le 7.5 V$ .

## DC Electrical Characteristics: 15 V (continued)

|                 | PARAMETER              |                                           | ST CONDITIONS                                           | <b>TYP</b> <sup>(1)</sup> | LMC71 | 01AI | LMC710 <sup>-</sup> | 1BI  | LMC71010 | 2-Q1 <sup>(2)</sup> | UNIT |
|-----------------|------------------------|-------------------------------------------|---------------------------------------------------------|---------------------------|-------|------|---------------------|------|----------|---------------------|------|
|                 | PARAMETER              | 1                                         | STCONDITIONS                                            | ITP''                     | MIN   | MAX  | MIN                 | MAX  | MIN      | MAX                 | UNIT |
|                 |                        |                                           | $V_0 = 0 V$                                             | 50                        | 30    |      | 30                  |      | 30       |                     |      |
|                 | Output short circuit   | Sourcing                                  | $V_{O} = 0 V$<br>-40°C ≤ T <sub>J</sub> ≤ 125°C         | 50                        | 20    |      | 20                  |      | 20       |                     |      |
| I <sub>SC</sub> | current <sup>(4)</sup> |                                           | V <sub>O</sub> = 12 V                                   | 50                        | 30    |      | 30                  |      | 30       |                     | mA   |
|                 |                        | Sinking                                   | V <sub>O</sub> = 12 V<br>–40°C ≤ T <sub>J</sub> ≤ 125°C | 50                        | 20    |      | 20                  |      | 20       |                     |      |
|                 | Oursels summerst       |                                           |                                                         | 0.0                       |       | 1.5  |                     | 1.5  |          | 1.5                 | 0    |
| IS              | Supply current         | $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ |                                                         | 0.8                       |       | 1.71 |                     | 1.71 |          | 1.75                | mA   |

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 15$  V,  $V^- = 0$  V,  $V_{CM} = 1.5$  V,  $V_O = V^+ / 2$  and  $R_L = 1$  M $\Omega$ .

(4) Do not short circuit output to V<sup>+</sup> when V<sup>+</sup> is greater than 12 V or reliability will be adversely affected.

## 6.10 AC Electrical Characteristics: 5 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 5 V$ ,  $V^- = 0 V$ ,  $V_{CM} = 1.5 V$ ,  $V_O = V^+ / 2$  and  $R_L = 1 M\Omega$ .

|     | PARAMETER                 | TEST CONDITIONS                                                                                                                                  | TYP <sup>(1)</sup> | LMC7101AI<br>LIMIT <sup>(2)</sup> | LMC7101BI<br>LIMIT <sup>(2)</sup> | UNIT |
|-----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|------|
| THD | Total harmonic distortion | $    f = 10 \text{ kHz},  \text{A}_{\text{V}} = -2 \\ \text{R}_{\text{L}} = 10 \text{ k}\Omega,  \text{V}_{\text{O}} = 4  \text{V}_{\text{PP}} $ | 0.01%              |                                   |                                   |      |
| SR  | Slew rate                 |                                                                                                                                                  | 1                  |                                   |                                   | V/µs |
| GBW | Gain bandwidth product    |                                                                                                                                                  | 1                  |                                   |                                   | MHz  |

(1) Typical values represent the most likely parametric normal.

(2) All limits are specified by testing or statistical analysis.

## 6.11 AC Electrical Characteristics: 15 V

Unless otherwise specified, all limits specified for  $T_J = 25^{\circ}C$ ,  $V^+ = 15$  V,  $V^- = 0$  V,  $V_{CM} = 1.5$  V,  $V_O = V^+ / 2$  and  $R_L = 1$  M $\Omega$ .

|                | BARAMETER                       | TEST CONDITIONS                                       | <b>TYP</b> <sup>(1)</sup> | LMC710 | 1AI | LMC710 | 1BI | LMC7101 | Q-Q1 <sup>(2)</sup> | LINUT                  |
|----------------|---------------------------------|-------------------------------------------------------|---------------------------|--------|-----|--------|-----|---------|---------------------|------------------------|
|                | PARAMETER                       | TEST CONDITIONS                                       | ITP."                     | MIN    | MAX | MIN    | MAX | MIN     | MAX                 | UNIT                   |
| 0.0            | Slew rate <sup>(3)</sup>        | V <sup>+</sup> = 15 V                                 |                           | 0.5    |     | 0.5    |     | 0.5     |                     | V/µs                   |
| SR             | Siew rate                       | V <sup>+</sup> = 15 V, −40°C ≤ T <sub>J</sub> ≤ 125°C | - 1.1                     | 0.4    |     | 0.4    |     | 0.4     |                     | min                    |
| GBW            | Gain-bandwidth<br>product       | V <sup>+</sup> = 15 V                                 | 1.1                       |        |     |        |     |         |                     | MHz                    |
| φ <sub>m</sub> | Phase margin                    |                                                       | 45                        |        |     |        |     |         |                     | deg                    |
| G <sub>m</sub> | Gain margin                     |                                                       | 10                        |        |     |        |     |         |                     | dB                     |
| e <sub>n</sub> | Input-referred voltage noise    | f = 1 kHz, V <sub>CM</sub> = 1 V                      | 37                        |        |     |        |     |         |                     | $\frac{nV}{\sqrt{Hz}}$ |
| In             | Input-referred current<br>noise | f = 1 kHz                                             | 1.5                       |        |     |        |     |         |                     | $\frac{fA}{\sqrt{Hz}}$ |
| THD            | Total harmonic distortion       |                                                       | 0.01%                     |        |     |        |     |         |                     |                        |

(1) Typical values represent the most likely parametric normal.

(2) When operated at temperature between -40°C and 85°C, the LMC7101Q-Q1 will meet LMC7101BI specifications.

(3) V<sup>+</sup> = 15 V. Connected as a voltage follower with a 10-V step input. Number specified is the slower of the positive and negative slew rates.  $R_L = 100 \text{ k}\Omega$  connected to 7.5 V. Amplifier excited with 1 kHz to produce  $V_O = 10 \text{ V}_{PP}$ .

SNOS719G - SEPTEMBER 1999-REVISED SEPTEMBER 2015



www.ti.com

## 6.12 Typical Characteristics

## 6.12.1 Typical Characteristics: 2.7 V

 $V^{+}$  = 2.7 V,  $V^{-}$  = 0 V,  $T_{A}$  = 25°C, unless otherwise specified.





## Typical Characteristics: 2.7 V (continued)



## 6.12.2 Typical Characteristics: 3 V

 $V^+$  = 3 V,  $V^-$  = 0 V,  $T_A$  = 25°C, unless otherwise specified.





## Typical Characteristics: 3 V (continued)



## 6.12.3 Typical Characteristics: 5 V

 $V^+$  = 5 V,  $V^-$  = 0 V,  $T_A$  = 25°C, unless otherwise specified.





## Typical Characteristics: 5 V (continued)



## 6.12.4 Typical Characteristics: 15 V

 $V^{+}$  = +15 V,  $V^{-}$  = 0 V,  $T_{A}$  = 25°C, unless otherwise specified.











### Typical Characteristics: 15 V (continued)













## 7 Detailed Description

## 7.1 Overview

The LMC7101 is a single channel, low-power operational amplifier available in a space-saving SOT-23 package, offering rail-to-rail input and output operation across a wide range of power supply configurations. The LMC7101Q-Q1 is the automotive Q-grade variant.

## 7.2 Functional Block Diagram

## 7.3 Feature Description

### 7.3.1 Benefits of the LMC7101 Tiny Amplifier

### 7.3.1.1 Size

The small footprint of the SOT-23-5 packaged tiny amplifier,  $(0.12 \times 0.118 \text{ inches}, 3.05 \times 3 \text{ mm})$  saves space on printed circuit boards, and enable the design of smaller electronic products. Because they are easier to carry, many customers prefer smaller and lighter products.

### 7.3.1.2 Height

The 0.056 inches (1.43 mm) height of the tiny amplifier makes is suitable for use in a wide range of portable applications in which a thin profile is required.

#### 7.3.1.3 Signal Integrity

Signals can pick up noise between the signal source and the amplifier. By using a physically smaller amplifier package, the tiny amplifier can be placed closer to the signal source, thus reducing noise pickup and increasing signal integrity. The tiny amplifier can also be placed next to the signal destination, such as a buffer, for the reference of an analog-to-digital converter.

#### 7.3.1.4 Simplified Board Layout

The tiny amplifier can simplify board layout in several ways. Avoid long PCB traces by correctly placing amplifiers instead of routing signals to a dual or quad device.

By using multiple tiny amplifiers instead of duals or quads, complex signal routing and possibly crosstalk can be reduced.

#### 7.3.1.5 Low THD

The high open-loop gain of the LMC7101 amp allows it to achieve very low audio distortion—typically 0.01% at 10 kHz with a 10-k $\Omega$  load at 5-V supplies. This makes the tiny amplifier an excellent for audio, modems, and low frequency signal processing.

#### 7.3.1.6 Low Supply Current

The typical 0.5-mA supply current of the LMC7101 extends battery life in portable applications, and may allow the reduction of the size of batteries in some applications.





#### Feature Description (continued)

#### 7.3.1.7 Wide Voltage Range

The LMC7101 is characterized at 15 V, 5 V and 3 V. Performance data is provided at these popular voltages. This wide voltage range makes the LMC7101 a good choice for devices where the voltage may vary over the life of the batteries.

### 7.4 Device Functional Modes

#### 7.4.1 Input Common Mode

#### 7.4.1.1 Voltage Range

The LMC7101 does not exhibit phase inversion when an input voltage exceeds the negative supply voltage. Figure 61 shows an input voltage exceeding both supplies with no resulting phase inversion of the output.

The absolute maximum input voltage is 300-mV beyond either rail at room temperature. Voltages greatly exceeding this maximum rating, as in Figure 62, can cause excessive current to flow in or out of the input pins, thus adversely affecting reliability.



Applications that exceed this rating must externally limit the maximum input current to  $\pm 5$  mA with an input resistor as shown in Figure 63.



Figure 63. R<sub>I</sub> Input Current Protection for Voltages Exceeding the Supply Voltage

ISTRUMENTS

XAS

## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers must validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

#### 8.1.1 Rail-to-Rail Output

The approximate output resistance of the LMC7101 is 180- $\Omega$  sourcing and 130- $\Omega$  sinking at V<sub>S</sub> = 3 V and 110- $\Omega$  sourcing and 80- $\Omega$  sinking at V<sub>S</sub> = 5 V. Using the calculated output resistance, maximum output voltage swing can be estimated as a function of load.

#### 8.1.2 Capacitive Load Tolerance

The LMC7101 can typically directly drive a 100-pF load with  $V_s = 15$  V at unity gain without oscillating. The unity gain follower is the most sensitive configuration. Direct capacitive loading reduces the phase margin of operational amplifiers. The combination of the output impedance and the capacitive load of the operational amplifier induces phase lag, which results in either an underdamped pulse response or oscillation.

Capacitive load compensation can be accomplished using resistive isolation as shown in Figure 64. This simple technique is useful for isolating the capacitive input of multiplexers and A/D converters.



Figure 64. Resistive Isolation of a 330-pF Capacitive Load

#### 8.1.3 Compensating for Input Capacitance When Using Large Value Feedback Resistors

When using very large value feedback resistors, (usually > 500 k $\Omega$ ) the large feed back resistance can react with the input capacitance due to transducers, photo diodes, and circuit board parasitics to reduce phase margins.

The effect of input capacitance can be compensated for by adding a feedback capacitor. The feedback capacitor (as in Figure 65),  $C_f$  is first estimated by Equation 1 and Equation 2, which typically provides significant overcompensation.

$$\frac{1}{2\pi R_1 C_{\text{IN}}} \ge \frac{1}{2\pi R_2 C_{\text{f}}} \tag{1}$$

$$R_1 C_{\text{IN}} \le R_2 C_{\text{f}} \tag{2}$$

Printed circuit board stray capacitance may be larger or smaller than that of a breadboard, so the actual optimum value for  $C_F$  may be different. The values of  $C_F$  must be checked on the actual circuit (refer to CMOS Quad Operational Amplifier (SNOSBZ3) for a more detailed discussion).



## **Application Information (continued)**



Figure 65. Cancelling the Effect of Input Capacitance

## 8.2 Typical Application

Figure 66 shows a high input impedance noninverting circuit. This circuit gives a closed-loop gain equal to the ratio of the sum of R1 and R2 to R1 and a closed-loop 3-dB bandwidth equal to the amplifier unity-gain frequency divided by the closed-loop gain. This design has the benefit of a very high input impedance, which is equal to the differential input impedance multiplied by loop gain. (Open loop gain/Closed loop gain.) In DC coupled applications, input impedance is not as important as input current and its voltage drop across the source resistance. The amplifier output will go into saturation if the input is allowed to float, which may be important if the amplifier must be switched from source to source.



Figure 66. Example Application



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

For this example application, the supply voltage is 5 V, and 100 × ±5% of noninverting gain is necessary. The signal input impedance is approximately 10 k $\Omega$ .

#### 8.2.2 Detailed Design Procedure

Use the equation for a noninverting amplifier configuration; G = 1 + R2 / R1, set R1 to 10 k $\Omega$ , and R2 to 99 x the value of R1, which would be 990 k $\Omega$ . Replacing the 990-k $\Omega$  resistor with a more readily available 1-M $\Omega$  resistor will result in a gain of 101, which is within the desired gain tolerance. The gain-frequency characteristic of the amplifier and its feedback network must be such that oscillation does not occur. To meet this condition, the phase shift through amplifier and feedback network must never exceed 180° for any frequency where the gain of the amplifier and its feedback network is greater than unity. In practical applications, the phase shift must not approach 180° because this is the situation of conditional stability. The most critical case occurs when the attenuation of the feedback network is zero.

#### 8.2.3 Application Curve



Figure 67. Output Response



## 9 Power Supply Recommendations

For proper operation, the power supplies must be decoupled. For supply decoupling, TI recommends placing 10-nF to 1- $\mu$ F capacitors as close as possible to the operational-amplifier power supply pins. For single supply configurations, place a capacitor between the V<sup>+</sup> and V<sup>-</sup> supply pins. For dual supply configurations, place one capacitor between V<sup>+</sup> and ground, and place a second capacitor between V<sup>-</sup> and ground. Bypass capacitors must have a low ESR of less than 0.1  $\Omega$ .

## 10 Layout

### 10.1 Layout Guidelines

Care must be taken to minimize the loop area formed by the bypass capacitor connection between supply pins and ground. A ground plane underneath the device is recommended; any bypass components to ground must have a nearby via to the ground plane. The optimum bypass capacitor placement is closest to the corresponding supply pin. Use of thicker traces from the bypass capacitors to the corresponding supply pins will lower the power-supply inductance and provide a more stable power supply.

The feedback components must be placed as close as possible to the device to minimize stray parasitics.

## 10.2 Layout Example



Figure 68. LMC7101 Example Layout



## **11** Device and Documentation Support

### **11.1 Documentation Support**

For additional information, see LMC660 CMOS Quad Operational Amplifier (SNOSBZ3).

### 11.2 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|------------------------|---------------------|---------------------|
| LMC7101     | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMC7101Q-Q1 | Click here     | Click here   | Click here             | Click here          | Click here          |

#### Table 1. Related Links

#### **11.3 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                   |               |              |                    |      |                |                     | (6)                           |                    |              |                         |         |
| LMC7101AIM5       | LIFEBUY       | SOT-23       | DBV                | 5    | 1000           | Non-RoHS<br>& Green | Call TI                       | Level-1-260C-UNLIM | -40 to 85    | A00A                    |         |
| LMC7101AIM5/NOPB  | LIFEBUY       | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | A00A                    |         |
| LMC7101AIM5X/NOPB | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | A00A                    | Samples |
| LMC7101BIM5       | LIFEBUY       | SOT-23       | DBV                | 5    | 1000           | Non-RoHS<br>& Green | Call TI                       | Level-1-260C-UNLIM | -40 to 85    | A00B                    |         |
| LMC7101BIM5/NOPB  | LIFEBUY       | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | A00B                    |         |
| LMC7101BIM5X      | LIFEBUY       | SOT-23       | DBV                | 5    | 3000           | Non-RoHS<br>& Green | Call TI                       | Level-1-260C-UNLIM | -40 to 85    | A00B                    |         |
| LMC7101BIM5X/NOPB | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | A00B                    | Samples |
| LMC7101QM5/NOPB   | LIFEBUY       | SOT-23       | DBV                | 5    | 1000           | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 125   | AT6A                    |         |
| LMC7101QM5X/NOPB  | ACTIVE        | SOT-23       | DBV                | 5    | 3000           | RoHS & Green        | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | AT6A                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal <b>Device</b> | Backage | Package | Dine | SPQ  | Reel             | Reel | A0   | В0         | К0   | P1   | w    | Pin1     |
|------------------------------------------|---------|---------|------|------|------------------|------|------|------------|------|------|------|----------|
| Device                                   | Туре    | Drawing |      | 324  | Diameter<br>(mm) |      | (mm) | ыл<br>(mm) | (mm) | (mm) | (mm) | Quadrant |
| LMC7101AIM5                              | SOT-23  | DBV     | 5    | 1000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101AIM5/NOPB                         | SOT-23  | DBV     | 5    | 1000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101AIM5X/NOPB                        | SOT-23  | DBV     | 5    | 3000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101BIM5                              | SOT-23  | DBV     | 5    | 1000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101BIM5/NOPB                         | SOT-23  | DBV     | 5    | 1000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101BIM5X                             | SOT-23  | DBV     | 5    | 3000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101BIM5X/NOPB                        | SOT-23  | DBV     | 5    | 3000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101BIM5X/NOPB                        | SOT-23  | DBV     | 5    | 3000 | 180.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101QM5/NOPB                          | SOT-23  | DBV     | 5    | 1000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |
| LMC7101QM5X/NOPB                         | SOT-23  | DBV     | 5    | 3000 | 178.0            | 8.4  | 3.2  | 3.2        | 1.4  | 4.0  | 8.0  | Q3       |



# PACKAGE MATERIALS INFORMATION

20-Apr-2023



| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMC7101AIM5       | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC7101AIM5/NOPB  | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC7101AIM5X/NOPB | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMC7101BIM5       | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC7101BIM5/NOPB  | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC7101BIM5X      | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMC7101BIM5X/NOPB | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |
| LMC7101BIM5X/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMC7101QM5/NOPB   | SOT-23       | DBV             | 5    | 1000 | 208.0       | 191.0      | 35.0        |
| LMC7101QM5X/NOPB  | SOT-23       | DBV             | 5    | 3000 | 208.0       | 191.0      | 35.0        |

# **DBV0005A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated