SLSS004 - SEPTEMBER 1983 - REVISED MARCH 1988



#### description

The TL851 is an economical digital I<sup>2</sup>L ranging control integrated circuit designed for use with the Texas Instruments TL852 sonar ranging receiver integrated circuit.

The TL851 is designed for distance measurement from six inches to 35 feet. The device has an internal oscillator that uses a low-cost external ceramic resonator. With a simple interface and a 420-kHz ceramic resonator, the device will drive a 50-kHz electrostatic transducer.

The device cycle begins when Initiate (INIT) is taken to the high logic level. There must be at least 5 ms from initial power-up ( $V_{CC}$ ) to the first initiate signal in order for all the device internal latches to reset and for the ceramic-resonator-controlled oscillator to stabilize. The device will transmit a burst of 16 pulses each time INIT is taken high.

The oscillator output (OSC) is enabled by INIT. The oscillator frequency is the ceramic resonator frequency divided by 8.5 for the first 16 cycles (during transmit) and then the oscillator frequency changes to the ceramic resonator frequency divided by 4.5 for the remainder of the device cycle.

When used with an external 420-kHz ceramic resonator, the device internal blanking disables the receive input (REC) for 3.8 ms after initiate to exclude false receive inputs that may be caused by transducer ringing. The internal blanking feature also eliminates echos from objects closer than 1.3 feet from the transducer. If it is necessary to detect objects closer than 1.3 feet, then the internal blanking may be shortened by taking the blanking inhibit (BINH) high, enabling the receive input. The blanking input (BLNK) may be used to disable the receive input and reset ECHO to a low logic level at any time during the device cycle for selective echo exclusion or for a multiple-echo mode of operation.

The device provides a synchronous 4-bit gain control output (12 steps) designed to control the gain of the TL852 sonar ranging receiver integrated circuit. The digital gain control waveforms are shown in Figure 2 with the nominal transition times from INIT listed in the Gain Control Output Table.

The threshold of the internal receive level detector is 1.2 V. The TL851 operates over a supply voltage range of 4.5 V to 6.8 V and is characterized for operation from 0°C to 40°C.

#### **GAIN CONTROL OUTPUT TABLE**

| STEP<br>NUMBER | GCD | GCC | GCB | GCA | TIME (ms)<br>FROM INITIATE↑† |
|----------------|-----|-----|-----|-----|------------------------------|
| 0              | L   | L   | L   | L   | 2.38 ms                      |
| 1              | L   | L   | L   | Н   | 5.12 ms                      |
| 2              | L   | L   | L   | L   | 7.87 ms                      |
| 3              | L   | L   | Н   | Н   | 10.61 ms                     |
| 4              | L   | Н   | L   | L   | 13.35 ms                     |
| 5              | L   | Н   | L   | Н   | 16.09 ms                     |
| 6              | L   | Н   | Н   | L   | 18.84 ms                     |
| 7              | L   | Н   | Н   | Н   | 21.58 ms                     |
| 8              | Н   | L   | L   | L   | 27.07 ms                     |
| 9              | Н   | L   | L   | Н   | 32.55 ms                     |
| 10             | Н   | L   | Н   | L   | 38.04 ms                     |
| 11             | Н   | L   | Н   | Н   | INIT ↓                       |

<sup>†</sup> This is the time to the end of the indicated step and assumes a nominal 420-kHz ceramic resonator.

#### functional block diagram





SLSS004 - SEPTEMBER 1983 - REVISED MARCH 1988

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Voltage range at any pin with respect to GND                                      | $\dots$ – 0.5 V to 7 V  |
|-----------------------------------------------------------------------------------|-------------------------|
| Voltage range at any pin with respect to V <sub>CC</sub>                          | $\ldots$ – 7 V to 0.5 V |
| Continuous total dissipation at (or below) 25°C free-air temperature (see Note 1) | 1150 mW                 |
| Operating free-air temperature range                                              | $\dots$ $$ 0°C to 40°C  |
| Storage temperature range                                                         | - 65°C to 150°C         |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                      | 260°C                   |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: For operation above 25°C, derate linearly at the rate of 9.2 mW/°C.

#### recommended operating conditions

|                                                |                  | MIN | MAX | UNIT |
|------------------------------------------------|------------------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                |                  | 4.5 | 6.8 | V    |
| High-level input voltage, VIH                  | BLNK, BINH, INIT | 2.1 |     | V    |
| Low-level input voltage, V <sub>IL</sub>       | BLNK, BINH, INIT |     | 0.6 | V    |
| Delay time, power up to INIT high              |                  | 5   |     | ms   |
| Operating free-air temperature, T <sub>A</sub> |                  |     |     | °C   |

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature

|                                           | PARAME                | TER                           | TEST CONDITIONS          | MIN                                                             | TYP‡                                                                 | MAX    | UNIT |
|-------------------------------------------|-----------------------|-------------------------------|--------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------|--------|------|
| Input current                             |                       | BLNK, BINH, INIT              | V <sub>I</sub> = 2.1 V   |                                                                 |                                                                      | 1      | mA   |
| High-level output curre                   | ent, I <sub>OH</sub>  | ECHO, OSC, GCA, GCB, GCC, GCD | V <sub>OH</sub> = 5.5 V  |                                                                 |                                                                      | 100    | μΑ   |
| Low-level output curre                    | nt, I <sub>OH</sub>   | ECHO, OSC, GCA, GCB, GCC, GCD | I <sub>OL</sub> = 1.6 mA |                                                                 | 0.4                                                                  |        | V    |
| On-state output currer                    | nt                    | SMIT output                   | V <sub>O</sub> = 1 V     |                                                                 | -140                                                                 |        | mA   |
| Internal blanking interv                  | /al                   | REC input                     |                          | 2.38§                                                           |                                                                      | ms     |      |
| Frequency during 16-pulse transmit period |                       | OSC output                    | 49.4§                    |                                                                 |                                                                      | lel I= |      |
| Frequency during 16-p                     | buise transmit penou  | XMIT output                   |                          | 0.4<br>-140<br>2.38\$                                           | kHz                                                                  |        |      |
| Frequency after 16-pu                     | lan transmit pariod   | OSC output                    |                          |                                                                 | 93.3§                                                                |        | kHz  |
| Frequency after 16-pu                     | ise transmit penou    | XMIT output                   |                          | 100<br>0.4<br>-140<br>2.38\$<br>49.4\$<br>49.4\$<br>93.3\$<br>0 | ΚΠΖ                                                                  |        |      |
| Complete summent 1                        | During transmit peri  | od                            |                          |                                                                 |                                                                      | 260    | mΛ   |
| Supply current, ICC                       | After transmit period | I                             |                          |                                                                 | 1<br>100<br>0.4<br>-140<br>2.38\$<br>49.4\$<br>49.4\$<br>93.3\$<br>0 | mA     |      |

<sup>‡</sup> Typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .



<sup>§</sup> These typical values apply for a 420-kHz ceramic resonator.

#### schematics of inputs and outputs



Figure 1. Digital Gain Control Waveforms



Figure 2. Example of Single-Echo-Mode Cycle When Used With the TL852 Receiver and 420-kHz Ceramic Resonator

www.ti.com 14-Aug-2021

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TL851CD          | ACTIVE     | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TL851C               | Samples |
| TL851CDR         | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TL851C               | Samples |
| TL851CDR         | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TL851C               | Samples |
| TL851CDRG4       | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TL851C               | Samples |
| TL851CDRG4       | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | TL851C               | Samples |
| TL851CN          | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |              | TL851CN              | Samples |
| TL851CN          | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |              | TL851CN              | Samples |
| TL851CNE4        | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |              | TL851CN              | Samples |
| TL851CNE4        | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type |              | TL851CN              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Aug-2021

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL851CDR | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL851CDR | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL851CD   | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| TL851CN   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| TL851CNE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated